00:00:00
Inside this smartphone are 62 microchips
containing a total of 90 billion transistors.
00:00:07
These microchips are incredibly powerful and
the cornerstone of all technology, but how are
00:00:13
billions of nanoscopic transistors manufactured
into a microchip the size of a tiny ant?
00:00:20
Well, all these microchips were manufactured in
a semiconductor fabrication plant like this one.
00:00:27
Inside it is a clean room which spans the area of
8 football fields and is filled with hundreds of
00:00:34
machines ranging in size from that of a van to
that of a city bus and costing anywhere between
00:00:41
a few million and 170 million dollars. Within
this microchip factory, silicon wafers travel
00:00:50
from machine to machine and undergo around a
thousand processes over a 3-month period. And,
00:00:57
by the end of production, each silicon wafer
will be covered in hundreds of CPU chips
00:01:04
each containing 26 billion transistors.
When we zoom in we can see the nanoscopic
00:01:11
transistors at the bottom and over
a dozen layers of wires above. This
00:01:16
integrated circuit is then cut out from
the wafer, tested, and packaged so that
00:01:22
it can be installed into your desktop computer.
In this video we’re going to explore the entire
00:01:28
microchip manufacturing process and show
you how billions of nanoscopic transistors
00:01:34
and an impossibly complex 3D maze of wires
are manufactured in one of the world’s most
00:01:42
technologically advanced microchip factories.
It’s an incredibly complicated process,
00:01:48
so stick around and let’s jump right in! A portion
of this video is sponsored by Brilliant.org.
00:02:03
There are two sides to understanding how microchip
manufacturing works. The first is the sequence of
00:02:10
steps and processes needed to build the nanoscopic
transistors and the labyrinth of wires. Whereas
00:02:17
the second is how the semiconductor fab and
multimillion dollar equipment on the cleanroom
00:02:24
floor work, and we’ll be flipping between
these two sides to get a complete picture.
00:02:31
Let’s start by opening up this desktop computer,
focusing on the CPU and taking a look at what’s
00:02:37
inside. Here we have an integrated circuit, or
die, which we’ll refer to as a chip. This chip
00:02:45
has 24 cores, a memory controller, a graphics
processor, and many other sections. Within one
00:02:52
of the cores, we can see its block diagram
and the various elements. Zooming in on
00:02:57
this multiply block, we find a layout of 44
thousand transistors that physically execute
00:03:04
32-bit multiplication and constitute just
point zero zero zero one seven percent of the
00:03:13
overall 26 billion transistors in the CPU.
Zooming in even further, we see layers of
00:03:20
metal wires, or interconnects, and at the very
bottom are the transistors that form the basic
00:03:26
logic gates. Note that these layers of metal
interconnects aren’t floating, but rather,
00:03:32
the empty space that you see is filled with
insulating materials, thus providing structure,
00:03:39
and preventing the metal wire layers from
touching. Furthermore, here we’re only showing
00:03:44
the transistors at the bottom and five layers of
metal interconnects with vias traveling vertically
00:03:51
between the layers. In actuality there are a
total of 17 metal layers of wires in the CPU,
00:03:58
and each successive set of levels uses larger
and larger interconnects. At the bottom are
00:04:05
local interconnects that move data around this
32 bit multiply circuit. In the middle are
00:04:11
intermediate interconnects that move data around
the core, and at the top are global interconnects
00:04:18
that move data around the entire CPU.
You might be wondering how small are
00:04:23
these transistors? Zooming in again and past
the interconnect layers we find FinFets,
00:04:30
which are transistors whose channel dimensions
are 36 by 6 by 52 nanometers with a transistor
00:04:38
to transistor pitch of 57 nanometers. Clearly
the transistors are incredibly small. Here’s
00:04:46
a mitochondria, a dust particle, and
a human hair for size comparisons.
00:04:52
Now that you have a sense of what the transistors
and labyrinth of metal interconnects look like,
00:04:59
let’s explore how they’re manufactured.
We’ll begin with an analogy. Imagine baking
00:05:05
a cake that’s 80 layers tall, with each layer cut
to a unique shape. To make this cake there are
00:05:13
940 steps in the recipe, which takes 3 months
to complete and includes hundreds of exotic
00:05:21
ingredients. And, if any measurement, baking
time, or temperature is more than one percent off,
00:05:28
then the cake is entirely ruined. That’s
kind of what it’s like to make a microchip,
00:05:34
but microchips are even more complicated.
Let’s look at a single layer of this integrated
00:05:41
circuit and run through a simplified
set of steps used to build it. To start,
00:05:47
a layer of insulating silicon dioxide is deposited
on top of the wafer and then a layer of light
00:05:54
sensitive photoresist is spread across the top.
Next, using UV Light and a stencil, a pattern is
00:06:03
applied to the photoresist. Solvents then are
used to remove the areas hit by the UV light,
00:06:10
thus creating a patterned mask layer. Using the
mask, the revealed silicon dioxide is etched away
00:06:19
down to the previous layer. Next the mask layer is
removed, and a layer of copper is added to cover
00:06:27
the wafer and fill in the areas that were just
etched away. Finally, the surface is ground down
00:06:35
and leveled off to reveal the copper and insulator
patterns. And thus, a single layer is completed.
00:06:43
In order to build the next layer, which is
a vertical set of metal vias, we repeat the
00:06:49
same set of steps, but use a different pattern
for the photomask. Since these layers are all
00:06:56
built using the same set of steps it’s more
effective to visualize the steps as a circle
00:07:03
like a clock. To build all the 80 layers of the
die, this sequence is repeated over and over,
00:07:11
resulting in 940 steps. One important note is
that the FinFet transistors at the bottom are
00:07:20
even more complicated than the metal wires, and
thus additional steps are needed to fabricate
00:07:26
them. Furthermore, cleaning the wafer to wash away
dust particles that may have landed on the wafer,
00:07:33
as well as inspecting the wafer to make
sure everything is being built properly,
00:07:38
happens frequently and these steps need to
be added to the circle. A different tool is
00:07:44
used to complete each of these process steps. .
Now that we have an understanding of the steps,
00:07:52
let’s take a look at this semiconductor
fabrication plant. This CPU is manufactured
00:07:58
on a 300-millimeter silicon wafer which can
fit 230 CPU chips. In contrast DRAM chips are
00:08:07
considerably smaller and thus 952 of them can fit
on a wafer. These silicon wafers are carried in
00:08:16
stacks of 25 using a container called a front
opening universal pod, or foup. This sealed
00:08:24
plastic wafer carrier is transported around the
cleanroom floor using an overhead transport system
00:08:31
which lowers the foup onto the tool’s landing pad.
Inside the tool, robotic arms transport the wafer
00:08:39
through vacuum load locks and to different
process chambers where materials are added,
00:08:45
removed, or processed in ways that we’ll explore
later. The wafers are then returned to the foup,
00:08:52
resealed inside, lifted up to the overhead
transport system, and carried to and dropped
00:08:58
onto the next tool, where the next step in the
process is completed. To build the entire chip
00:09:05
composed of 80 different layers it takes 3 months
of traveling from tool to tool where at each
00:09:11
stop one of the 940 process steps is completed.
In order to increase the microchip mass production
00:09:19
capabilities of a semiconductor fabrication
plant or fab, typically there are dozens of the
00:09:25
same semiconductor tools organized in rows that
perform the same process. On the cleanroom floor
00:09:33
there are a total of 435 semiconductor tools
resulting in the fab’s production capacity of
00:09:40
50,000 wafers or 11.5 million CPUs a month.
These tools have rather complicated names,
00:09:49
so we’ll start by categorizing them according
to their functionality. There are 6 groups:
00:09:55
making the mask layer, adding material,
removing material, modifying the material,
00:10:02
cleaning the wafer, and finally inspecting
the wafer. We’ve color coded the different
00:10:08
functional groups to the various tools and
process steps to help you not get lost.
00:10:15
Let’s next look at each of these semiconductor
tools and see how they process the wafer in
00:10:21
various ways. We’ll start with the ones that are
used to make the mask layer or the nanoscopic
00:10:27
stencil on the wafer. These tools include the
photoresist spin coater, photolithography tool,
00:10:34
developer and photoresist stripper. First the
photoresist spin coater applies a light-sensitive
00:10:42
layer to the surface of the wafer and sends
it through a soft bake where the wafer is
00:10:47
heated in order to evaporate the solvent from
the photoresist. Next the wafer goes to the
00:10:53
lithography tool which shines UV light through a
stencil, which is technically called a photomask.
00:11:00
The light passes through the stencil and is then
demagnified or shrunk down to produce a nanoscopic
00:11:08
pattern on the wafer. Wherever the light from
the stencil touches the wafer, the photoresist is
00:11:13
weakened. The wafer then goes to the developer
and the weakened photoresist is washed away,
00:11:20
leaving only the patterned nanoscopic stencil on
the wafer. The wafer is then sent through a hard
00:11:27
bake to harden the remaining photoresist.
Next the wafer travels to other tools to
00:11:33
undergo processing, and once these processes
are completed the wafer goes to a photoresist
00:11:40
stripper which uses solvents to dissolve and
remove the photoresist mask layer. And that’s
00:11:46
how a mask layer is formed and then removed.
The photolithography tool is one of the most
00:11:53
important, so let’s take a look at it. Inside
is a UV light source, a set of lenses to
00:12:00
focus the light, a photomask which contains the
stencil, or design of the layer to be patterned,
00:12:07
and a wafer carrier. The photomask is 6 by 6
inches, and, based on the dimensions of the CPU,
00:12:16
can fit 2 copies of a single layer of
the CPU design. The purpose of using
00:12:21
a photomask with these crazy optics is because
it’s a reliable way to copy and paste a design
00:12:29
for billions of nanoscopic transistors and wires
onto 230 identical CPUs on a single wafer in a
00:12:39
few minutes. After the light passes through the
photomask, the UV light goes to more lenses in
00:12:47
order to shrink down the pattern by a factor of
4 and print a single layer of the design onto the
00:12:53
photoresist. The wafer carrier steps from position
to position, printing the photomask image at each
00:13:01
stop, until all 230 chips are patterned.
Let’s clarify one detail. In our previous
00:13:08
examples, we talked a lot about this CPU having 80
layers. Specifically, what we were referring to is
00:13:16
the number of photomasks and mask layers used to
create all the different layers of patterns on
00:13:22
the wafer. Therefore, one complete CPU chip
uses 80 different photomasks, each costing
00:13:30
300,000 dollars. With only one mask layer being
patterned at a time, this CPU chip will undergo 80
00:13:39
separate visits to the lithography tool. We could
spend another hour talking about photolithography
00:13:45
but let’s move onto the next category of tools.
Deposition tools are used to add or deposit
00:13:53
material onto the wafer. A lot of times we
use the mask layer from the photolithography
00:13:59
step to add materials to the areas uncovered
by the mask layer, kind of like spray painting
00:14:05
through a stencil. Due to the wide range of
elements and compounds used to create the layers,
00:14:12
deposition tools have a wide range of variations
with complicated names and acronyms for each
00:14:18
variant. But essentially there are 3 key groups
of materials that are added or deposited onto
00:14:25
the wafer: metals such as copper or tantalum,
insulators which are typically called oxides,
00:14:33
and crystalline layers of silicon. Each group of
different materials uses different physics and
00:14:39
chemistry principles to deposit the material
on the wafer and therefore has a different
00:14:44
technical name for the tool that deposits the
material. Deposition tools typically have a
00:14:50
central wafer handling chamber, with the various
chambers attached to the edges, each one dedicated
00:14:57
to adding just a single element or compound.
The next category of machines do the opposite,
00:15:03
which is to remove material. There are 2
key methods. The first is etching. Etchers
00:15:10
use either corrosive chemicals or high energy
plasmas to react with and remove materials from
00:15:17
the surface of the wafer. They are typically used
with the mask layer stencil in order to remove the
00:15:23
material exposed by the mask, thus creating a hole
that can be later filled by a deposition tool.
00:15:29
The second method to remove material is CMP,
which is chemical mechanical planarization. CMP
00:15:37
applies slurry and uses abrasive pads to grind
and polish away the top surface of the wafer,
00:15:44
making it perfectly flat. CMP levels off the top
layers of the wafer and is typically used as the
00:15:51
last step in a cycle of processes in order to
prepare the wafer for another layer to be added.
00:15:57
The fourth category are tools that modify the
silicon and are called ion implanters. These tools
00:16:04
use the photomask stencil to bombard the unmasked
regions with phosphor, boron, or other elements
00:16:12
in order to make the P and the N regions required
to form the transistors themselves. Therefore, ion
00:16:20
implanters are only used in the front end of line.
You might think that this is adding material.
00:16:26
However, ion implanters only add around one atom
of phosphor or boron for every 10,000 atoms of
00:16:34
silicon. Additionally, while other machines spray
paint a layer on top of the wafer, ion implanters
00:16:41
hurl atoms deep into the silicon lattice, kind
of like a cannon launching a baseball 6 feet into
00:16:47
a concrete wall. This process typically damages
the silicon lattice, which is why the following
00:16:54
step is to repair the silicon by heating the
wafer using a separate tool called an annealer.
00:17:00
The fifth category of tools are used to clean
and remove any contaminants or particles from the
00:17:06
wafer. These wafer washers use ultra-pure water to
clean the wafer and then dry it with nitrogen or
00:17:14
hot isopropyl alcohol. Cleaning the wafer happens
rather frequently in order to remove any stray
00:17:20
particles that may have fallen onto the wafer.
And finally, sixth are tools that inspect the
00:17:27
transistors and metal layers for defects and
are called metrology tools. A common metrology
00:17:34
tool uses a scanning electron microscope with
nanometer-level resolution to take pictures of the
00:17:40
top surface of the wafer and determine if there
are defects such as improperly patterned layers
00:17:46
or particles on the surface. When fabricating
an integrated circuit that takes 3 months to
00:17:52
complete, it’s important to repeatedly monitor the
progress and make sure that each of the processes
00:17:58
is being executed with nanometer-level precision.
Now that we’ve covered each of the categories,
00:18:06
here are the color coded process steps
along with the layout of the tools in the
00:18:10
semiconductor fabrication plant. Let’s run
through the complete set of steps used to
00:18:16
manufacture a single metal interconnect layer.
First a layer of insulating silicon dioxide is
00:18:24
deposited onto the wafer. Next photoresist is
spread across the surface and the wafer is sent
00:18:31
through a soft bake to remove the solvent. The
wafer then travels to the photolithography tool
00:18:37
where the design from the photomask is transferred
to each of the chips on the wafer by weakening
00:18:43
the areas of photoresist hit by the light. The
wafer next goes to the developer to wash away
00:18:49
the sections that were hit by the light from the
lithography tool and then through a hard bake to
00:18:54
harden the remaining photoresist. With the mask
layer built, the wafer goes to an etching tool,
00:19:01
where a plasma etcher removes a vertical column
through the exposed silicon dioxide until it
00:19:07
reaches the previous layer’s metal vias. Next the
wafer is sent to a photoresist stripper where the
00:19:15
mask layer is removed. The wafer then travels
to a physical vapor deposition tool where a
00:19:21
sequence of metals fills in the exposed pattern
and coats the wafer in metal. Finally the wafer
00:19:28
is sent to a chemical mechanical planarization
tool where the metal is ground down so that all
00:19:35
that remains is a flat layer of insulating silicon
dioxide and conductive copper interconnects that
00:19:43
match the pattern from the photomask. A single
metal layer is now completed, and the wafer is
00:19:49
ready for the next cycle to begin where insulating
silicon dioxide and the vias will be added. Note
00:19:57
that cleaning and wafer metrology or inspection
steps occur in between many of these other
00:20:03
steps. Furthermore, the process steps to make the
transistors are less straightforward and utilize
00:20:10
the ion implanter, and thus we’ll cover them in a
separate video on transistor physics and design.
00:20:16
These steps are for building the
integrated circuit on the wafer, however,
00:20:21
there are additional steps in manufacturing a
microchip which we’ll explore in a little bit.
00:20:26
But before we get there, one important thing
to note is that the semiconductor industry
00:20:32
is incredibly secretive regarding the exact tool
layout and the process steps and recipes used to
00:20:40
make the transistors. We wanted to make the best
video on how microchips are made and it took us
00:20:47
180 hours of scouring the internet and textbooks
for information and reference images and, using
00:20:55
what we found, we spent 205 hours modeling each
of these tools, the many layers of the integrated
00:21:03
circuit, and the semiconductor fab. Furthermore,
writing the script took about 100 hours, and then
00:21:12
animating all these visuals took more than 825
hours. As a result, this video took over 1300
00:21:22
hours to make, and it’s entirely free to watch.
We want to make more videos like this one where we
00:21:29
explore computer architecture and how transistors
work, and we can’t do it without your help. The
00:21:37
best way you can help is by taking a few seconds
to scroll down, write a comment below, like this
00:21:44
video, subscribe if you haven’t already and then
share this video on social media or send it to a
00:21:51
friend or colleague. Truly, just a few seconds
of your time helps far more than you think.
00:21:59
Additionally, we have a Patreon page where
we’ll be releasing behind the scenes footage
00:22:05
of our work and updates for upcoming
videos. If you find what we do useful,
00:22:11
we would appreciate any support. Thank you.
So then, what are the additional steps in
00:22:18
manufacturing a microchip? Before
chip manufacturing at the fab,
00:22:23
we first have to manufacture the silicon
wafers by refining quartzite into pure silicon,
00:22:29
and then growing a monocrystalline ingot
and cutting it into wafers. For reference,
00:22:35
these 300-millimeter wafers are around
three-quarters of a millimeter thick,
00:22:41
they have a barcode on the side and a small
notch in them to indicate the direction of the
00:22:46
crystal lattice. Furthermore, these wafers are
incredibly delicate, and shatter into hundreds
00:22:52
of shards when broken. A single wafer costs
around a hundred dollars, but after being
00:22:59
populated with CPUs it’s worth closer to a hundred
thousand dollars, making it quite literally ten
00:23:07
times more valuable than its weight in gold.
Moving onto the steps after chip manufacturing.
00:23:13
The completed wafer is sent to a separate building
where each of the CPUs undergoes rigorous testing
00:23:19
to figure out if it works as intended. If a CPU
works, that’s great. But frequently a particle
00:23:26
or photomask defect has damaged a section of
the integrated circuit, rendering that section
00:23:33
defective. These semi-functional circuits are then
categorized, or binned, based on what still works.
00:23:40
These Intel Thirteenth Gen processors are sold as
an i9, i7, i5, or i3, depending on how many cores
00:23:50
are functional with different product lines of
CPUs whose on-board integrated graphics sections
00:23:56
are defective. These wafers are transported
to another building where the chips are cut
00:24:02
out using a laser, flipped over, and placed on an
interposer which distributes the connection points
00:24:08
to a printed circuit board while a protective
heat conductive cover is placed on the back
00:24:15
side. The printed circuit board holds the landing
grid array that interfaces with the motherboard
00:24:20
as well as various electrical components. Next
an integrated heat spreader is mounted on top,
00:24:28
and the entire assembly is tested one last time
before being packaged for sale. Finally, the CPU
00:24:36
is now ready to be mounted onto the motherboard
and installed into your desktop computer.
00:24:42
It’s important to understand that chip
manufacturing requires an incredible
00:24:47
amount of science and engineering and there’s a
free and easy way to learn the basic principles
00:24:54
inside each of these complex tools and that’s with
this video’s sponsor, Brilliant.org! Brilliant
00:25:02
reimagines how courses are taught. Instead
of boring hour-long lectures or textbooks
00:25:08
that put you to sleep, Brilliant uses fun and
interactive modules inside thousands of lessons
00:25:16
from basics to advanced topics – and new lessons
are added every month. Whatever your skill level,
00:25:23
Brilliant customizes its content to fit your
needs and allows you to learn at your own pace.
00:25:30
We use Brilliant daily. We’re working on
videos on how AI and Chat GPT Works, and
00:25:37
so each of our animators is progressing through
their lessons on How Large Language Models work.
00:25:45
Because you’re watching this video, you probably
enjoy learning about how technology works,
00:25:51
and fortunately for you, Brilliant just added
a course on this very topic. In it they have
00:25:58
lessons such as How GPS Works, How Computer
Memory Works, and how Recommendation Algorithms
00:26:06
such as those used by YouTube work. If
you’re looking to advance your career,
00:26:12
Brilliant is the go-to resource for leveling up
your skills and staying up-to-date on the latest
00:26:18
concepts behind world-changing technology.
For the viewers of this channel, Brilliant
00:26:24
is offering a free 30-day trial with access to
all their thousands of lessons. Additionally,
00:26:32
Brilliant is offering 20% off an
annual subscription. Just go to
00:26:37
brilliant.org/brancheducation. The
link is in the description below.
00:26:44
Microchip Fabrication is a massive topic, and
thus, we have two more equally complex videos
00:26:51
that we’re working on. The first will be an
in-depth 3D animated factory tour and the
00:26:58
second will explore transistor physics, FinFets,
and the next generation of transistors. We’re
00:27:05
also working on a series of videos on GPUs and a
separate one on CPU architecture so make sure to
00:27:13
subscribe so you don’t miss any of our videos.
We’re thankful to all our Patreon and YouTube
00:27:20
Membership Sponsors for supporting our work.
If you want to financially support our work,
00:27:26
you can find the links in the description below.
This is Branch Education, and we create 3D
00:27:33
animations that dive deeply into the technology
that drives our modern world. Watch another Branch
00:27:40
video by clicking one of these cards or click
here to subscribe. Thanks for watching to the end!